Academic Journal

Implementation of GNSS Receiver Hardware Accelerators in All-programmable System-On-Chip Platforms

Bibliographic Details
Title: Implementation of GNSS Receiver Hardware Accelerators in All-programmable System-On-Chip Platforms
Authors: Majoral Ramoneda, Marc, Fernandez Prades, Carles, Arribas Lázaro, Javier
Source: UPCommons. Portal del coneixement obert de la UPC
Universitat Politècnica de Catalunya (UPC)
Publisher Information: Institute of Navigation, 2018.
Publication Year: 2018
Subject Terms: Satèl·lits artificials en teledetecció, Enginyeria de la telecomunicació::Radiocomunicació i exploració electromagnètica::Satèl·lits i ràdioenllaços [Àrees temàtiques de la UPC], Àrees temàtiques de la UPC::Enginyeria de la telecomunicació::Radiocomunicació i exploració electromagnètica::Satèl·lits i ràdioenllaços, Artificial satellites in remote sensing
Description: This paper reports the design and proof-of-concept implementation of hardware accelerator modules for a low power consumption and small form factor software-defined GNSS receiver using an all-programmable System-On-Chip (SoC) platform. An all-programmable SoC is a device that integrates the software reprogrammability of a CPU with the hardware reprogrammability of an FPGA. The presented approach takes advantage of the flexibility of software-defined radio technology, and the power efficiency and small form factor of a SoC, to implement a portable fully customizable GNSS receiver with the capability to process GNSS signals in real-time and to deliver GNSS products in standard formats. The SoC runs a free and open source software implementation of a multi-band, multi-system GNSS receiver released under the General Public License v3.0 and available in a public source code repository. However, the most computationally demanding tasks are offloaded to the FPGA and implemented as hardware acceleration modules. The hardware acceleration modules can take advantage of the inherent parallelism in the GNSS receiver signal processing functions. A review of the GNSS receiver architecture is presented, together with an overview of the software and a design description of the hardware accelerators in the SoC. A dual-band proof of concept GNSS receiver is exposed, together with some results. This work was supported by the Spanish Ministry of Economy and Competitiveness through project TEC2015-69868-C2-2-R (ADVENTURE).
Document Type: Article
Conference object
Other literature type
File Description: application/pdf
ISSN: 2331-5954
DOI: 10.33012/2018.16082
DOI: 10.13039/501100003329
Access URL: https://zenodo.org/record/2537011/files/Implementation%20of%20GNSS%20Receiver%20Hardware.pdf
https://zenodo.org/record/2537011
https://upcommons.upc.edu/handle/2117/330605
https://zenodo.org/record/2537011/files/Implementation%20of%20GNSS%20Receiver%20Hardware.pdf
https://www.ion.org/publications/abstract.cfm?articleID=16082
Rights: CC BY
Accession Number: edsair.doi.dedup.....58bac0cebf15b90f32fe83e57759d45c
Database: OpenAIRE
Description
ISSN:23315954
DOI:10.33012/2018.16082